# Memory Cache Simulator and MIPS Assembly

## Colt Uhlenhopp & Jack Utzerath

2/6/2023

CST-307

Part 1:
Wave.prg & 1 Processor(Po):

|              | 2 Way                               | 2 Way                              | 2 Way                              | 2 Way                              | 4 Way                              | 4 Way                              | 4 Way                              | 4 Way                              | 8 Way                              | 8 Way                              | 8 Way                              | 8 Way                              |
|--------------|-------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
|              | LRU                                 | FIFO                               | RAN<br>D                           | LFU                                | LRU                                | FIFO                               | RAN<br>D                           | LFU                                | LRU                                | FIFO                               | RAN<br>D                           | LFU                                |
| 8<br>Blocks  | Hit: 72.7%<br>Miss: 27.3%           | Hit: 72.19 %<br>Miss: 27.809 %     | Hit: 70.937 % Miss: 29.063 %       | Hit: 72.483 %<br>Miss: 27.517 %    | Hit: 73.125 %<br>Miss: 26.875 %    | Hit: 72.454 % Miss: 27.546 %       | Hit: 71.112 %<br>Miss: 28.888 %    | Hit: 72.687 % 27.313 %             | Hit: 73.359 % 26.641 %             | Hit: 73.067 % 26.933 %             | Hit: 70.820 % 29.180 %             | Hit:<br>73.096<br>%<br>26.904<br>% |
| 16<br>Blocks | Hit:<br>80.858<br>%<br>M:19.<br>142 | Hit:<br>80.274<br>%<br>19.726<br>% | Hit: 79.457 % 20.543 %             | Hit: 80.333 % 19.667 %             | Hit:<br>81.441<br>%<br>18.559      | Hit:<br>80.741<br>19.259           | Hit: 79.807 20.193                 | Hit:<br>80.624<br>%<br>19.376      | Hit:<br>81.762<br>%<br>18.282<br>% | Hit:<br>81.033<br>%<br>18.967<br>% | Hit: 79.428 % 20.572 %             | Hit:<br>81.150<br>%<br>18.850<br>% |
| 32<br>Blocks | Hit:<br>85.585<br>%<br>14.415       | Hit: 84.885 % 15.115 %             | Hit: 84.418 % 15.582 %             | Hit:<br>85.031<br>%<br>14.969<br>% | Hit:<br>85.702<br>%<br>14.298      | Hit:<br>85.147<br>%<br>14.853      | Hit:<br>84.301<br>%<br>15.699<br>% | Hit:<br>85.381<br>%<br>14.619      | Hit: 86.169 % 13.831 %             | Hit: 85.614 % 14.386 %             | Hit:<br>82.628<br>%<br>17.362<br>% | Hit:<br>85.760<br>%<br>14.240<br>% |
| 64<br>Blocks | Hit:<br>89.524<br>%<br>10.476<br>%  | Hit:<br>88.970<br>%<br>11.030<br>% | Hit:<br>88.065<br>%<br>11.935<br>% | Hit:<br>88.882<br>%<br>11.118<br>% | Hit:<br>88.845<br>%<br>10.155<br>% | Hit:<br>89.057<br>%<br>10.943<br>% | Hit:<br>88.299<br>%<br>11.701<br>% | Hit:<br>89.087<br>%<br>10.913<br>% | Hit:<br>90.020<br>%<br>9.980<br>%  | Hit:<br>89.349<br>%<br>10.651<br>% | Hit:<br>86.781<br>%<br>13.219<br>% | Hit:<br>89.203<br>%<br>10.797<br>% |

### Wave\_Burst.prg & 1 Processor (Po):

|             | 2 Way               | 2 Way               | 2 Way               | 2 Way               | 4 Way               | 4 Way               | 4 Way               | 4 Way               | 8 Way               | 8 Way               | 8 Way               | 8 Way               |
|-------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|             | LRU                 | FIFO                | RAN<br>D            | LFU                 | LRU                 | FIFO                | RAN<br>D            | LFU                 | LRU                 | FIFO                | RAN<br>D            | LFU                 |
| 8<br>Blocks | Hit:<br>95.444<br>% |

|        | Miss:         |
|--------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
|        | 4.556         | 4.556         | 4.556         | 4.556         | 4.556         | 4.556         | 4.556         | 4.556         | 4.556         | 4.556         | 4.556         | 4.556         |
|        | %             | %             | %             | %             | %             | %             | %             | %             | %             | %             | %             | %             |
| 16     | Hit: 97.518 % |
| Blocks | Miss: 2.482 % |
| 32     | Hit: 98.548 % |
| Blocks | Miss: 1.452 % |
| 64     | Hit: 99.062 % |
| Blocks | Miss: 0.938 % |

## Wave.prg 2 Processors (Po and P1):

|        | 2 Way          | 2 Way          | 2 Way          | 2 Way          | 4 Way          | 4 Way          | 4 Way                        | 4 Way                        | 8 Way          | 8 Way          | 8 Way          | 8 Way          |
|--------|----------------|----------------|----------------|----------------|----------------|----------------|------------------------------|------------------------------|----------------|----------------|----------------|----------------|
|        | LRU            | FIFO           | RAN<br>D       | LFU            | LRU            | FIFO           | RAN<br>D                     | LFU                          | LRU            | FIFO           | RAN<br>D       | LFU            |
| 8      | Hit: 67.552 %  | Hit: 67.26 %   | Hit: 66.034 %  | Hit: 67.085 %  | Hit: 67.669 %  | Hit: 67.26 %   | Hit: 65.101 %                | Hit: 67.348 %                | Hit: 68.106 %  | Hit: 68.106 %  | Hit: 65.130 %  | Hit: 67.756 %  |
| Blocks | Miss: 32.448 % | Miss: 32.74 %  | Miss: 33.966 % | Miss: 32.915 % | Miss: 32.331 % | Miss: 32.74 %  | Miss: 34.899 %               | Miss: 32.652 %               | Miss: 31.894 % | Miss: 31.894 % | Miss: 34.870 % | Miss: 32.244 % |
| 16     | Hit: 74.263 %  | Hit: 74.380 %  | Hit: 72.833 %  | Hit: 73.913 %  | Hit: 74.876 %  | Hit: 75.080 %  | Hit: 72.221 % Miss: 27.779 % | Hit: 74.584 %                | Hit: 75.197 %  | Hit: 74.73 %   | Hit: 72.542 %  | Hit: 75.051 %  |
| Blocks | Miss: 25.737 % | Miss: 25.620 % | Miss: 27.167 % | Miss: 26.087 % | Miss: 25.124 % | Miss: 25.920 % |                              | Miss: 25.416 %               | Miss: 24.803 % | Miss: 25.27 %  | Miss: 27.458 % | Miss: 24.949 % |
| 32     | Hit: 78.903 %  | Hit: 78.494 %  | Hit: 77.181 %  | Hit: 78.203 %  | Hit: 79.757 %  | Hit: 78.494 %  | Hit: 76.247 %                | Hit: 78.669 % Miss: 21.331 % | Hit: 79.136 %  | Hit: 79.08 %   | Hit: 76.889 %  | Hit: 78.903 %  |
| Blocks | Miss: 21.097 % | Miss: 21.506 % | Miss: 22.819 % | Miss: 21.797 % | Miss: 21.243 % | Miss: 21.506 % | Miss: 23.753 %               |                              | Miss: 20.864 % | Miss: 20.92 %  | Miss: 23.111 % | Miss: 21.097 % |

|  | Hit:<br>80.245<br>%<br>Miss:<br>19.755<br>% | Hit: 79.895 %<br>Miss: 20.201 5% | Hit: 77.998 % Miss: 22.002 % | Hit:<br>80.070<br>%<br>Miss:<br>19.930<br>% | Hit:<br>80.683<br>%<br>Miss:<br>19.317<br>% | Hit:<br>80.537<br>%<br>Miss:<br>19.463<br>% | Hit: 77.882 %<br>Miss: 22.118 % | Hit: 79.924 %<br>Miss: 20.076 % | Hit:<br>80.712<br>%<br>Miss:<br>19.288<br>% | Hit:<br>80.391<br>%<br>Miss:<br>19.609<br>% | Hit: 77.210 %<br>Miss: 22.790 % | Hit:<br>80.537<br>%<br>Miss:<br>19.463<br>% |
|--|---------------------------------------------|----------------------------------|------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------|---------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------|---------------------------------------------|
|--|---------------------------------------------|----------------------------------|------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------|---------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------|---------------------------------------------|

#### Wave Burst 2 Processors (Po and P1):

|        | 2 Way         | 2 Way         | 2 Way         | 2 Way         | 4 Way         | 4 Way         | 4 Way         | 4 Way         | 8 Way         | 8 Way         | 8 Way         | 8 Way         |
|--------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
|        | LRU           | FIFO          | RAN<br>D      | LFU           | LRU           | FIFO          | RAN<br>D      | LFU           | LRU           | FIFO          | RAN<br>D      | LFU           |
| 8      | Hit: 95.444 % |
| Blocks | Miss: 4.556 % |
| 16     | Hit: 97.518 % |
| Blocks | Miss: 2.482 % |
| 32     | Hit: 98.548 % |
| Blocks | Miss: 1.452 % |
| 64     | Hit: 99.062 % |
| Blocks | Miss: 0.938 % |

#### a. First use one processor P0 and then use 2 processors P0 and P1.

In the first two tables, one processor was used. In the second two tables, two processors were in use. As seen by the table, the number of processors seemed to have no effect on the wave\_burst.prg. However, for the wave.prg, the table with two processors had a lower hit rate and a higher miss rate.

b. Analyze the effectiveness of different block replacement techniques by listing down the miss rate in each case.

The effectiveness of the different block replacement techniques are listed in each of their respective tables. The hit and miss rate was recorded for each. To find these values, the SMPCache

Simulator was used. After inputting the correct information for each table, the hit and miss rate were calculated by the simulator and recorded into their respective cells on the table.

c. What other block replacement technique can be used and is proved to be the ideal? Explain.

Another block replacement technique that can be used is the Least Frequently Used (LFU) method. This caching algorithm takes the least frequently used block in the cache and removes it whenever the cache becomes overflowed. This method is ideal because it actually gets rid of the least common block in the cache rather than getting rid of a random block in the cache or getting rid of a block in the first in first out method.

#### Part 2: MIPS Code

Program 1: Print the sum of two integers specified at runtime by the user

```
# Data Declarations
# Different text lines to print
num1: .asciiz "Enter integer 1: " # Asking user to enter first int
num2: .asciiz "Enter integer 2: " # Asking user to enter second int
sum: .asciiz "Resulting Sum: " # Printing resultant sum
          .globl main
          .text
# Main Code / Text Section
main:
# First Integer
          la $a0, num1 # input into a0 syscall
          li $v0, 5
                                      # read_integer
          syscall
          move $t0, $v0 # move into register t0
# Second Integer
          li $v0, 4 # print_
la $a0, num2 # input into a0
syscall
                                       # print string
          li $v0, 5
                         # read_integer
          syscall
           move $t1, $v0 # move input to register $t1
          li $v0, 4
la $a0, sum
                            # print_string
# puts sum in a0
          syscall
          add $t2, $t1, $t0  # add integers
          move $a0, $t2 \# move sum to a0 to be printed li $v0, 1 \# command to print the
                                       # command to print the sum
          syscall
          li $v0, 10
                                       # Ends program
          syscall
```

<sup>\*</sup>The code will also be provided in a separate submitted document.

#### **Execution of Program1:**



<u>Program 2:</u> Print the larger of two numbers specified at runtime by the user.

```
# Colt Uhlenhopp & Jack Utzerath
# Program 2 CLC 1
# 2/3/2023
# This Program prints the larger number inputed by the user in the console
# Data Declarations
# ------
          .data
first: .asciiz "Enter first integer: "
second: .asciiz "Enter second integer: "
n: .asciiz "\n"
larger: .asciiz "The larger int is: "
# Main Code Section
           .globl main
          .text
main:
          li $v0, 4 # code for printing string
la $a0, first # loads address of string to be printed in a0
syscall
          li $v0, 5
syscall
                              # code for read_int
          move $t0, $v0
                              # moves the user input into t0
          li $v0, 4
                               # code for printing string
          la $a0, second
syscall
                             # loads address of string to be printed in a0
                              # code for read_int
          li $v0, 5
          syscall
          move $t1, $v0
                              # moves user input into t1
          bgt $t0, $t1, t0big # if t0 is bigger than t1, go to t0big method
          move $t2, $t1
                                          # if not, move t1 into t2
          b endif
                                           # go to endif method
# t0big Method
t@big:
          move $t2, $t0
                              # moves t0 into t2
#-----
# endif Method
endif:
          li $v0, 4 # code for printing string
la $a0, larger # load address of string to be printed
          syscall
          move $a0, $t2
li $v0, 1
syscall
                              # moves t2 into a0 to be printed
# code for printing integer
          li $v0, 4
                              # code for printing string
          la $a0, n
                              # loads address of string to be printed
          syscall
end:
          li $v0, 10
syscall
                                         # code for exit of program
```

### **Execution of Program2:**

